## 2018 IEEE 48th International Symposium on Multiple-Valued Logic (ISMVL 2018)

Linz, Austria 16-18 May 2018



IEEE Catalog Number: CFP1
ISBN: 978-1

CFP18034-POD 978-1-5386-4465-2

### Copyright © 2018 by the Institute of Electrical and Electronics Engineers, Inc. All Rights Reserved

Copyright and Reprint Permissions: Abstracting is permitted with credit to the source. Libraries are permitted to photocopy beyond the limit of U.S. copyright law for private use of patrons those articles in this volume that carry a code at the bottom of the first page, provided the per-copy fee indicated in the code is paid through Copyright Clearance Center, 222 Rosewood Drive, Danvers, MA 01923.

For other copying, reprint or republication permission, write to IEEE Copyrights Manager, IEEE Service Center, 445 Hoes Lane, Piscataway, NJ 08854. All rights reserved.

\*\*\* This is a print representation of what appears in the IEEE Digital Library. Some format issues inherent in the e-media version may also appear in this print version.

 IEEE Catalog Number:
 CFP18034-POD

 ISBN (Print-On-Demand):
 978-1-5386-4465-2

 ISBN (Online):
 978-1-5386-4464-5

ISSN: 0195-623X

#### Additional Copies of This Publication Are Available From:

Curran Associates, Inc 57 Morehouse Lane Red Hook, NY 12571 USA Phone: (845) 758-0400

Fax: (845) 758-2633

E-mail: curran@proceedings.com Web: www.proceedings.com



# 2018 IEEE 48th International Symposium on Multiple-Valued Logic ISMVL 2018

### **Table of Contents**

| Preface x Organizing Committee xi Program Committee xii External Reviewers xiii                                                                                                                                                                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Session 1A: Quaternary Logic                                                                                                                                                                                                                                                                            |
| Quaternary Generalized Boolean Bent Functions Obtained Through Permutation of Binary Boolean Bent Functions .1.  Radomir S. Stankovic (Mathematical Institute of SANU), Milena Stankovic (Niš), Jaakko Astola (Tampere University of Technology), and Claudio Moraga (Technical University of Dortmund) |
| Quaternary Debiasing for Physically Unclonable Functions 7.  Manami Suzuki (Tohoku University), Rei Ueno (Tohoku University),  Naofumi Homma (Tohoku University), and Takafumi Aoki (Tohoku University)                                                                                                 |
| Characterization of Quaternary Threshold Functions in the Vilenkin-Chrestenson Basis .13                                                                                                                                                                                                                |
| Session 1B: Multiple-Valued Hardware                                                                                                                                                                                                                                                                    |
| Application of Multiple-Valued Logic in Importance Analysis of k-out-of-n Multi-state Systems .19                                                                                                                                                                                                       |
| An Analog-to-Digital Converter Using Delta-Sigma Modulator Network .25.  Takao Waho (Sophia University)                                                                                                                                                                                                 |
| A Reconfigurable Arbiter PUF with 4 x 4 Switch Blocks .3.1.  Elena Dubrova (Royal Institute of Technology (KTH))                                                                                                                                                                                        |
| Session 2A: Multiple-Valued Functions                                                                                                                                                                                                                                                                   |
| Beyond Bits: A Quaternary FPGA Architecture Using Multi-Vt Multi-Vdd FDSOI Devices .38                                                                                                                                                                                                                  |

| An Energy-Efficient Quaternary Serial Adder for Nanoelectronics .44                                                                                                                                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| On a Memory-Based Realization of Sparse Multiple-Valued Functions .50.  Tsutomu Sasao (Meiji University)                                                                                                                      |
| Session 2B: Security and More                                                                                                                                                                                                 |
| Systematic Intrusion Detection Technique for an In-vehicle Network Based on Time-Series Feature Extraction .56.  Hiroki Suda (Tohoku University), Masanori Natsui (Tohoku University), and Takahiro Hanyu (Tohoku University) |
| On the Detectability of Hardware Trojans Embedded in Parallel Multipliers .62                                                                                                                                                 |
| Mining Latency Guarantees for RTL Designs .68.  Jan Malburg (German Aerospace Center), Heinz Riener (Ecole Polytechnique Fédérale de Lausanne), and Gorschwin Fey (Hamburg University of Technology)                          |
| Session 3A: Algebra and Theory                                                                                                                                                                                                |
| Track-Down Operations on Bilattices 74.  Damian E. Szmuc (IIF-SADAF)                                                                                                                                                          |
| One Class of Maximal Binary Monomials .80.  Hajime Machida (Hitotsubashi University) and Jovanka Vanja Pantovic (University of Novi Sad)                                                                                      |
| Commutation for Functions of Small Arity Over a Finite Set .85                                                                                                                                                                |
| A Representation Theorem for Quantale Valued sup-algebras 9.1  Jan Paseka (Masaryk University) and Radek Šlesinger (Masaryk  University)                                                                                      |
| Session 3B: Reversible Circuits                                                                                                                                                                                               |
| Synthesis of Reversible Circuits Using Conventional Hardware Description Languages 97.  Zaid Alwardi (University of Bremen), Robert Wille (University Linz), and Rolf Drechsler (University of Bremen)                        |
| Reversible Circuit Optimization Based on Tabu Search .103                                                                                                                                                                     |

| Ternary/MV Reversible Functions with Component Functions from Different Equivalence Classes .109  Pawe Kerntopf (University of Lód), Radomir Stankovic (University of Niš), Krzysztof Podlask (University of Lód), and Claudio Moraga (Technical University of Dortmund) |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Generalizing the Concept of Scalable Reversible Circuit Synthesis for Multiple-Valued Logic .1.15                                                                                                                                                                        |
| Session 4A: New Technologies and Applications                                                                                                                                                                                                                            |
| Logic Design Using Memristors: An Emerging Technology 121                                                                                                                                                                                                                |
| Amoeba-Inspired Electronic Solution-Searching System and Its Application to Finding Walking Maneuver of a Multi-legged Robot .127                                                                                                                                        |
| University)                                                                                                                                                                                                                                                              |
| Specific Health Examination Data Prediction for Female Subjects with Unhealthy-Level Visceral Fat Using Self-Organizing Maps .132                                                                                                                                        |
| Session 4B: Index Functions and Algebra                                                                                                                                                                                                                                  |
| An Exact Method to Enumerate Decomposition Charts for Index Generation Functions .138                                                                                                                                                                                    |
| An Exact Optimization Method Using ZDDs for Linear Decomposition of Index Generation Functions .144<br>Shinobu Nagayama (Hiroshima City University), Tsutomu Sasao (Meiji<br>University), and Jon Butler (Naval Postgraduate School)                                     |
| Saturated Models in Mathematical Fuzzy Logic .150                                                                                                                                                                                                                        |
| Session 5A: Design of Multiple- Valued Circuits I                                                                                                                                                                                                                        |
| Design of a Low-Power MTJ-Based True Random Number Generator Using a Multi-voltage/Current                                                                                                                                                                               |
| Converter 156                                                                                                                                                                                                                                                            |

| Multiple-Valued Random Digit Extraction .162  Micah Thornton (Southern Methodist University) and Mitchell Thornton (Southern Methodist University)                                                                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Generating Synthetic MVL Benchmarks from Random MDDs Under Restrictions .168.  Milos Radmanovic (University of Niš) and Radomir Stankovic (Mathematical Institute of SANU Belgrade)                                                                                         |
| Session 5B: Neural Networks                                                                                                                                                                                                                                                 |
| A Ternary Weight Binary Input Convolutional Neural Network: Realization on the Embedded Processor .1.7.4  Haruyoshi Yonekawa (Tokyo Institute of Technology), Shimpei Sato (Tokyo Institute of Technology), and Hiroki Nakahara                                             |
| Efficient Hardware Realization of Convolutional Neural Networks Using Intra-Kernel Regular Pruning .180  Maurice Yang (University of Waterloo), Mahmoud Faraj (University of Waterloo), Assem Hussein (University of Waterloo), and Vincent Gaudet (University of Waterloo) |
| CNOT-Measure Quantum Neural Networks .186.  Martin Lukac (Nazarbayev University), Kamila Abdiyeva (Nanyang Technological University), and Michitaka Kameyama (Ishinomaki Senshu University)                                                                                 |
| Session 6A: Design of Multiple-Valued Circuits II  Design Methodologies for Ternary Logic Circuits .192                                                                                                                                                                     |
| A Spectral Algorithm for Ternary Function Classification .198.  D. Michael Miller (University of Victoria) and Mathias Soeken (Ecole Polytechnique Federale Lausanne)                                                                                                       |
| Synthesis of Multi-valued Literal Using Lukasiewicz Logic 204.  Anmol Prakash Surhonne (Technical University of Munich), Debjyoti Bhattacharjee (Nanyang Technological University), and Anupam Chattopadhyay (Nanyang Technological University)                             |
| Session 6B: Circuits and Signals                                                                                                                                                                                                                                            |
| Multi-valued Signal Generation and Measurement for PAM-4 Serial-Link Test .210                                                                                                                                                                                              |
| Realization of Arithmetic Operators Based on Stochastic Number Frequency Signal Representation .2.15  Mohammad M.A Taha (Portland State University) and Marek Perkowski  (Portland State University)                                                                        |
| Algebra of Transient States of Postan Signals .221.  Maciej Rudziecki (Retired)                                                                                                                                                                                             |

### **Session 7A: Reed-Muller and Spectral** On the Number of Fixed Points of the Reed-Muller-Fourier Transform .229..... Tamás Waldhauser (Bolyai Institute) Generation of Ternary Bent Functions by Spectral Invariant Operations in the Generalized Reed-Muller Domain 235. Milena Stankovic (University of Niš), Claudio Moraga (Technical University of Dortmund), and Radomir Stankovic (Mathematical Institute of SANU) On the Reed-Muller-Fourier Spectrum of Multiple-Valued Rotation Symmetric Functions 241..... Claudio Moraga (Technical University of Dortmund), Radomir Stankovic (Mathematical institute), and Jaakko Astola (Tampere University of Technology) **Session 7B: Quantum** Multi-valued Quantum Cascade Realization with Group Decomposition .247. Miroslav Saraivanov (Portland State University) and Marek Perkowski (Portland State University) Translating Between the Roots of the Identity in Quantum Computers .254. Wouter Castryck (Imec-COSIC), Jeroen Demeyer (Ghent University), Alexis De Vos (Ghent University), Oliver Keszocze (University of Bremen), and Mathias Soeken (EPFL) A Radix-4 Chrestenson Gate for Optical Quantum Computation .260. Kaitlin N. Smith (Southern Methodist University), Tim P. LaFave Jr. (Southern Methodist University), Duncan L. MacFarlane (Southern Methodist University), and Mitchell A. Thornton (Southern Methodist University)

Author Index 267.