## 2015 IEEE Non-Volatile Memory System and Applications Symposium (NVMSA 2015) Hong Kong 19-21 August 2015 IEEE Catalog Number: CF ISBN: 978 CFP1534Z-POD 978-1-4673-6689-2 ## **TABLE OF CONTENTS** | Title | Page | |--------------------------------------------------------------------------------------------------------------------------|------| | Designing an Efficient Persistent In-Memory File System | 1 | | Stream Query Processing on Emerging Memory Architectures | 7 | | MobiLock: An Energy-aware Encryption Mechanism for NVRAM-based Mobile Devices | 13 | | Workload-Aware Budget Compensation Scheduling for NVMe Solid State Drives | 19 | | Mixer: Software Enabled Wear Leveling for Morphable PCM in Embedded Systems | 25 | | Energy Efficient Task Allocation for Hybrid Main Memory Architecture | 31 | | Read Disturbance Issue for Nanoscale STT-MRAM | 37 | | Improving MLC PCM Write Throughput by Write Reconstruction | 43 | | HMMSim: A Simulator for Hardware-Software Co-Design of Hybrid Main Memory (short) | 49 | | STT-MRAM Cell Design with Partial Source Line Planes: Improving the Trade-Off between Area and Series Resistance (short) | 55 | | Leveraging Nonvolatility for Architecture Design with Emerging NVM | 61 | | Design Exploration of Inrush Current Aware Nonvolatile Controller for Nonvolatile Processor | 67 | | Exploring Data Placement in Racetrack Memory based Scratchpad Memory | 73 | | FlashDefibrillator: A Data Recovery Technique<br>for Retention Failures in NAND Flash Memory | 79 | | Data-Centric Garbage Collection for NAND Flash-based Devices (short) | 85 | | A Software-Defined Fusion Storage System for PCM and NAND Flash (short) | 91 | | NVM Aware MariaDB Database System (short) | 97 | | A Buffer Cache Architecture for Smartphones with Hybrid DRAM/PCM Memory | 103 | ## 2015 IEEE Non-Volatile Memory Systems and Applications Symposium (NVMSA) 19-21 August, 2015 – Hong Kong | Allocation and Scheduling of Real-Time Tasks with Volatile/Non-Volatile | | |-------------------------------------------------------------------------|-----| | Hybrid Memory Systems | 109 | | Logical Data Packing for Multi-chip Flash-memory Storage Systems | 115 |