# 2015 15th International Workshop on Junction Technology (IWJT 2015) **Kyoto, Japan** 11 – 12 **June** 2015 IEEE Catalog Number: ISBN: CFP15796-POD 978-1-4673-7830-7 ## **Copyright © 2015, The Japan Society of Applied Physics All Rights Reserved** \*\*\*This publication is a representation of what appears in the IEEE Digital Libraries. Some format issues inherent in the e-media version may also appear in this print version. IEEE Catalog Number: CFP15796-POD ISBN (Print-On-Demand): 978-1-4673-7830-7 ISBN (Online): 978-4-86348-517-4 #### Additional Copies of This Publication Are Available From: Curran Associates, Inc 57 Morehouse Lane Red Hook, NY 12571 USA Phone: (845) 758-0400 Fax: (845) 758-2633 E-mail: curran@proceedings.com Web: www.proceedings.com ## **Program/Contents** | June 1 | 1 (Thur | IWJT2015, Kyoto, Japan, June 11-12, sday) | , 2015 | |--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | | Registra<br>Opening | tion<br>Remarks | | | Keyno | ote Speec | h (1) | | | 10:15 | KN-1 | Ge and III-V CMOS Technologies – Trends and Challenges in Material D<br>and Contact Formation<br>Cor Claeys (IMEC) | <b>Ooping</b><br>N/ | | 10:55 | Break (10 | Omin) | | | Sessio | n 1 Dopi | ng Technologies (1) | | | 11:05 | S1-1 [Invited] | Recent developments on PULSION® PIII tool: FINFET 3D doping, High temp implantation, III-V doping, contact and silicide improvement, solar doping Frank Torregrosa (IBS) | | | 11:35 | S1-2<br>[Invited] | <b>High temperature ion implanter for SiC and Si devices</b><br>Naoya Takahashi (Nissin) | 6 | | 12:05 | S1-3 | Formation of Ge pn-junction diode by phosphorus doping with liquid immersion laser irradiation Kouta Takahashi (Nagoya University) | 8 | | 12:25 | Lunch | n (80min) | | | Keyno | ote Speec | h (2) | | | 13:45 | KN-2 | Development of Power Semiconductor Silicon Carbide Technology - A breakthrough and epoch-making steps – Hiroyuki Matsunami (Kyoto University) | 11 | | 14:25 | Break (10 | Omin) | | | Sessio | n 2 Adva | anced Annealing | | | 14:35 | S2-1 | P, Sb and Sn Ion Implantation with Laser Melt Annealing For High Activn+ Ultra-Shallow Junction in Ge Epilayer and Surface Strain-Ge Formator Mobility Enhancement John Borland (J.O.B. Technologies) | | | 14:55 | S2-2 | Investigation of Resistivity Dependent Microwave Annealing on Si Substr<br>Peng Xu (Fudan University) | rates<br>19 | | 15:15 | S2-3 | Formation of Ge n+/p junction shallower than 20 nm by using Flash Lam Annealing (FLA) Hikaru Kawarazaki (SCREEN Semiconductor Solutions) | 22 | 15:35 S2-4 Crystallization of Amorphous Silicon on Glass Substrate by Microwave | 2 | 6 | |---|---| | | | | | | Chaochao Fu (Fudan University) | | |---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 15:55 I | Break (1 | 5min) | | | Session | ı 3 Adv | anced Characterization | | | | | Spatio-time-resolved cathode-luminescence studies on the Si-doping effects in high AlN mole fraction AlxGa1-xN multiple quantum wells grown on an Altemplate by metalorganic vapor phase epitaxy Shigefusa Chichibu () | | | | | Photoluminescence Characterization of Si Crystals for Microelectronic and Photovoltaic Devices Michio Tajima (Meiji Uiversity) | 34 | | 17:10 | S3-3 | Room Temperature Photoluminescence Characterization of Si Surface<br>Passivation and Dielectric/Si Interface Quality<br>Woo Sik Yoo (WaferMasters) | 40 | | 17:30 I | Break (1 | 0min) | | | Keyno | te Speed | ch (3) | | | 17:40 | KN-3 | Future of integrated devices<br>Hiroshi Iwai (Tokyo Institute of Technology) | 43 | | | | | | 19:00 Banquet **Annealing for Thin-Film-Transistor Applications** ### June 12 (Friday) 16:35 Break (10min) | Sessio | n 4 Silici | de and Contact Technology (1) | | |--------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | , | S4-1<br>[Invited] | Contact Engineering for Scaled CMOS<br>Vivek Rao (AMAT) | 44 | | 9:45 | S4-2 | Schottky Barrier Height Tuning via Nickel Silicide as Diffusion Source Dop<br>Segregation Scheme with Microwave Annealing<br>Xiangbiao Zhou (Fudan University) | oant<br>50 | | 10:05 | S4-3 | InGaAs Surface Pretreatment prior to Metal Solid-State Reactions for Low Resistance Contacts Ph. Rodriguez (Univ. Grenoble Alpes) | 54 | | 10:25 | S4-4 | Elaboration of Ni/InP contacts: Solid state reactions and associated Mechanisms Elodie Ghegin (ST Microelectronics) | 58 | | 10:45 | Break (15 | Smin) | | | Sessio | n 5 Silici | de and Contact Technology (2) | | | 11:00 | S5-1<br>[Invited] | Ultrathin Ni(Pt) Silicide Formation by Laser Annealing<br>Yu-long Jiang (Fudan University) | 61 | | | S5-2<br>[Invited] | Recent progress of Ge junction technology Tomonori Nishimura (The University of Tokyo) | 65 | | 12:00 | S5-3 | Schottky barrier height modulation at NiGe/Ge interface by phosphorous i implantation and its application to Ge-based CMOS devices Takuji Hosoi (Osaka University) | <b>on</b><br>69 | | 12:20 | Lunch ( | (90min) | | | Specia | al Speech | | | | 13:50 | SS-1 | Junction technology in GaN LED<br>Hiroshi Amano () | N/A | | 15:20 | Break (15 | 5min) | | | Sessio | n 6 Junc | tion Technology for Novel Devices (1) | | | 15:35 | S6-1 | Surface Protection Mechanism of Insulating Films at Junctions in Compou<br>Semiconductor Devices | <b>nd</b><br>71 | | | [Invited] | Tomoki Oku (Mitsubishi Electric Corporation) | | | 16:05 | S6-2<br>[Invited] | Automotive Semiconductor Device Trend - Current Status and Future Outlook - Shigemitsu Fukatsu (Denso) | N/A | ## Session 7 Junction Technology for Novel Devices (2) | 16:45 | S7-1<br>[Invited] | Impact of Microwave Annealing on Advanced Junction Technology<br>Tadashi Yamaguchi (Renesas Electronics) | 77 | |-------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | 17:15 | S7-2<br>[Invited] | Ferromagnet/tunnel barrier/n+-Si junction technology for spin-FETs<br>Yoshiaki Saito (Toshiba Corporation) | N/A | | 17:45 | S7-3 | Drain-Controlled Ambipolar Conduction and Hot-Hole Injection in Schott<br>Barrier Charge-Trapping Memory Cells<br>Yu-Hsuan Chen (National Chi Nan University) | 81 | 18:05 Award Ceremony 18:15 Closing Remarks