# 2018 IEEE 7th Non-Volatile **Memory Systems and Applications** Symposium (NVMSA 2018) Hakodate, Sapporo, Japan 28-31 August 2018 **IEEE Catalog Number: CFP1834Z-POD ISBN:** 978-1-5386-7404-8 ## Copyright $\odot$ 2018 by the Institute of Electrical and Electronics Engineers, Inc. All Rights Reserved Copyright and Reprint Permissions: Abstracting is permitted with credit to the source. Libraries are permitted to photocopy beyond the limit of U.S. copyright law for private use of patrons those articles in this volume that carry a code at the bottom of the first page, provided the per-copy fee indicated in the code is paid through Copyright Clearance Center, 222 Rosewood Drive, Danvers, MA 01923. For other copying, reprint or republication permission, write to IEEE Copyrights Manager, IEEE Service Center, 445 Hoes Lane, Piscataway, NJ 08854. All rights reserved. \*\*\* This is a print representation of what appears in the IEEE Digital Library. Some format issues inherent in the e-media version may also appear in this print version. IEEE Catalog Number: CFP1834Z-POD ISBN (Print-On-Demand): 978-1-5386-7404-8 ISBN (Online): 978-1-5386-7403-1 ISSN: 2575-2561 #### **Additional Copies of This Publication Are Available From:** Curran Associates, Inc 57 Morehouse Lane Red Hook, NY 12571 USA Phone: (845) 758-0400 Fax: (845) 758-2633 E-mail: curran@proceedings.com Web: www.proceedings.com ### 2018 7th IEEE Non-Volatile Memory Systems and Applications Symposium NVMSA 2018 #### **Table of Contents** Message from the NVMSA 2018 Chairs ......ix | NVMSA 2018 Sponsors and Supporters x NVMSA 2018 Committees xi | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Session 1: Best Paper Candidates | | µSnap: Embracing Traditional Programming Models for Persistent Memory through OS Support | | A Comparative Study on Racetrack Memories: Domain Wall vs. Skyrmion | | Tiler: An Autonomous Region-Based Scheme with Fast Cleaning for SMR Storage | | Session 4: I/O and Caches | | Applying Recursive Temporal Blocking for Stencil Computations to Deeper Memory Hierarchy | | Improving I/O Performance of Large-Page Flash Storage Systems Using Subpage-Parallel Reads 25 Jisung Park (Seoul National University), Myungsuk Kim (Seoul National University), Sungjin Lee (Daegu Gyeongbuk Institute of Science and Technology), and Jihong Kim (Seoul National University) | | F2FS Aware Mapping Cache Design on Solid State Drives Congming Gao (Chongqing University), Yejia Di (Chongqing University), Aosong Deng (Chongqing University), Duo Liu (Chongqing University), Cheng Ji (City University of Hong Kong), Jason Chun Xue (City University of Hong Kong), and Liang Shi (Chongqing University) | 31 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | Session 5: Short Presentations | | | NVCL: Exploiting NVRAM in Cache-Line Granularity Differential Logging Mingzhe Zhang (University of Hong Kong), Xin Yao (University of Hong Kong), and Cho-Li Wang (University of Hong Kong) | 37 | | An Efficient File System for Hybrid In-Memory NVM and Block Devices | 43 | | MONTRES-NVM: An External Sorting Algorithm for Hybrid Memory | 49 | | Modeling of Current Conduction during RESET Phase of Pt/Ta2O5/TaOx/Pt Bipolar Resistive RAM Devices | 55 | | Empirical Study of Transactional Management for Persistent Memory Hongping Shu (Chengdu University of Infomation Technology), Hongyu Chen (Chengdu University of Infomation Technology), Hao Liu (Tsinghua University), Youyou Lu (Tsinghua University), Qingda Hu (Tsinghua University), and Jiwu Shu (Tsinghua University) | 61 | | Session 6: NVM Storage | | | A Stride-Away Programming Scheme to Resolve Crash Recoverability and Data Readability Issues of Multi-Level-Cell Flash Memory Chien-Chung Ho (National Chung Cheng University), Yung-Chun Li (Macronix International Co., Ltd.), Ping-Hsien Lin (Macronix International Co., Ltd.), Wei-Chen Wang (Macronix International Co., Ltd.), Wei-Chen Wang (Macronix International Co., Ltd.), and Yuan-Hao Chang (Academia Sinica) | 67 | | On Harmonizing Data Lifetime and Block Retention Time for Flash Devices | 73 | | Reducing CPU Power Consumption for Low-Latency SSDs | 79 | ### **Session 7: Novel Devices** | Designing Data Structures to Minimize Bit Flips on NVM Daniel Bittman (University of California Santa Cruz), Matthew Gray (University of California Santa Cruz), Justin Raizes (University of California Santa Cruz), Sinjoni Mukhopadhyay (University of California Santa Cruz), Matt Bryson (University of California Santa Cruz), Peter Alvaro (University of California Santa Cruz), Darrell D.E. Long (University of California Santa Cruz), and Ethan L. Miller (University of California Santa Cruz) | 85 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Energy Efficient Write Verify and Retry Scheme for MTJ Based Flip-Flop and Application | 91 | | Statistical Memristor-Based Temperature Sensors without Analog-to-Digital Conversion | 99 | | Poster Session | | | Effect of Schottky Interfaces in Yttria-Based Memristive Devices Mangal Das (Indian Institute of Technology Indore), Amitesh Kumar (Indian Institute of Technology Indore), Sanjay Kumar (Indian Institute of Technology Indore), Biswajit Mandal (Indian Institute of Technology Indore), and Shaibal Mukherjee (Indian Institute of Technology Indore) | . N/A | | V-PIM: An Analytical Overhead Model for Processing-in-Memory Architectures | . 107 | | Quantitative Analysis of File System Performance on NVM | . 109 | | Embedded DBMS Design for In-Vehicle Information Management | , 111 | | Multifilamentary Conduction Modelling of Bipolar Ta2O5/TaOx Bi-Layered RRAM | 113 | | Quantum Conductance in ZnO Based DIBS Fabricated Memristive RRAM | N/A | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Amitesh Kumar (Indian Institute of Technology Indore), Mangal Das (Indian Institute of Technology Indore), Ritesh Bhardwaj (Indian Institute of Technology Indore), Sanjay Kumar (Indian Institute of Technology Indore), Biswajit Mandal (Indian Institute of Technology Indore), Shaibal Mukherjee (Indian Institute of Technology Indore), and Abhinav Kranti (Indian Institute of Technology Indore) | | | NVLH: Crash-Consistent Linear Hashing for Non-Volatile Memory | 117 | | Towards Model Checking Library for Persistent Data Structures | 119 | | Author Index | 121 |