## 2024 IEEE Physical Assurance and Inspection of Electronics (PAINE 2024) Huntsville, Alabama, USA 12-14 November 2024 IEEE Catalog Number: CFP24S83-POD ISBN: 979-8-3315-4226-9 ## Copyright © 2024 by the Institute of Electrical and Electronics Engineers, Inc. All Rights Reserved Copyright and Reprint Permissions: Abstracting is permitted with credit to the source. Libraries are permitted to photocopy beyond the limit of U.S. copyright law for private use of patrons those articles in this volume that carry a code at the bottom of the first page, provided the per-copy fee indicated in the code is paid through Copyright Clearance Center, 222 Rosewood Drive, Danvers, MA 01923. For other copying, reprint or republication permission, write to IEEE Copyrights Manager, IEEE Service Center, 445 Hoes Lane, Piscataway, NJ 08854. All rights reserved. \*\*\* This is a print representation of what appears in the IEEE Digital Library. Some format issues inherent in the e-media version may also appear in this print version. IEEE Catalog Number: CFP24S83-POD ISBN (Print-On-Demand): 979-8-3315-4226-9 ISBN (Online): 979-8-3315-4225-2 ## **Additional Copies of This Publication Are Available From:** Curran Associates, Inc 57 Morehouse Lane Red Hook, NY 12571 USA Phone: (845) 758-0400 Fax: (845) 758-2633 E-mail: curran@proceedings.com Web: www.proceedings.com IEEE PAINE 2024 Table of Contents ## **Table of Contents** | Fault-Injection Countermeasures, Deployed at Scale | 1 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | Towards reducing costs of side channel analysis for real time algorithm detection | 8 | | 3D Interconnect Inspection for Chiplet Packaging using White-light Scanning and Phase-Shifting Interferometry | 15 | | Improving Workforce Development with Laboratory Automation | 19 | | Overview of PUFs and Emerging Chaotic Structures | 24 | | Dendritic Identifiers as Oracles in Microelectronics | 31 | | Success Thresholds for Power Analysis Attacks Across Multiple Data Encryption Standard (DES) Implementations on a Microcontroller | 38 | | Applying a Trusted Microelectronics Post-Silicon Verification & Validation Workflow to Legacy Integrated Circuit Design Recovery | 45 | | Assuring the Cybersecurity of COTS Processors in Space Systems | 52 | | Cover to Uncover: Comprehensive Study of Occlusion in DL-based SCA Emanuele Strieder and Benjamin Pfanz | 58 | | Adversarial Attack Against Golden Reference-Free Hardware Trojan Detection Approach. Ashutosh Ghimire, Mohammed Alkurdi, Karma Gurung and Fathi Amsaad | 65 | | Enhancing Product Assurance and Reliability through a Machine Learning-Based Data Analysis System | 72 | | Reverse-Engineering and Data Extraction from SRAM using Photon Emission Analysis Rodrigo Silva Lima, Raphael Viera, Jean-Max Dutertre, William Magrini, Matthieu Pommies and Anthony Bertrand | 79 | | In-Situ FPGA Fault Injection with Short-Circuits | 86 | | Pre-Silicon Side-Channel Analysis of AI/ML Systems | 93 | IEEE PAINE 2024 Table of Contents | Securing Silicon Photonics Supply Chain Threats and Opportunities | |--------------------------------------------------------------------------------------------------------------------------------------------------------| | Liton Kumar Biswas, Rouhan Noor, Nitin Varshney, Hamed Dalir, Rayhane<br>Ghane-Motlagh, Johnnie A Greene, Bahareh Ghane-Motlagh and Navid Asadizanjani | | Evaluation of Terahertz Time Domain Spectroscopy for Uncovering Dosimetric Properties of Microelectronic Materials | | Daniel Heligman, Tyler Thompson, Rajind Mendis and Christine Wang | | ChiPICA: Chiplet Physical Inspection Certification Authority for Trust Verification in Heterogeneous Integration | | Better security requirements for physically unclonable functions | | Physical Layout Extraction via Ion Milling based IC Delayering for Reverse Engineering Applications | | Shuvodip Maitra, Tishya Sarma Sarkar, Abhishek Chakraborty and Debdeep<br>Mukhopadhyay | | Third-Party IP Verification and Validation for Post-Silicon Recovered Designs | | Vision Transformers for Counterfeit IC Detection | | Broadening the Semiconductor Talent Pipeline with Non-Engineering Students | | Expert Knowledge based Segmentation Algorithm for IC Layout SEM Images | | A Quantitative Framework for Assessing and Enhancing Hardware Security Resilience 16<br>Arvind Sharma and Shao-Fang Wen | | Physical Security Assessment of Advanced Packaging Structures | | Using Near-Field Electromagnetic Side Channels for Efficiently Fingerprinting Wireless Modules | | Vishnuvardhan Iyer, Jacob Rezac and James Booth | | Evaluating the Efficacy of the ResCav System in Distinguishing Integrated Circuits Across Manufacturers, Series, and Lots | | Isolation Forest Based TinyML for Detecting Hardware Trojans on FPGA in Real Time 19 Mani Rupak Gurram, Mithun Kumar Pk and Fathi Amsaad | IEEE PAINE 2024 Table of Contents | SPICED: Syntactical Bug and Trojan Pattern Identification in A/MS Circuits using LLM-Enhanced Detection | |--------------------------------------------------------------------------------------------------------------------------------------------------| | Assessing Magnetic Attack on Commercial 40nm pMTJ STT-MRAM | | Case Study: Fault-Injection Vulnerability Assessment at RTL Level | | Mechanical Sample Preparation for Heterogeneous Integration(HI) Packaging | | Architecting the Quantum Future: Key Devices and Layers in Quantum Network Design . 223 Mansoor Ali Khan, Muhammad Naveed Aman and Biplab Sikdar | | CAKE-SiP: Chiplet Authenticate & Key Exchange for Secure Provisioning in System-in-Package | | Data Remanence Vulnerabilities in Commercial SRAM at Low Temperature | | United We Protect: Protecting IP Confidentiality with Integrated Transformation and Redaction | | Feature Analysis and Model Evaluation for Classification of Hardware Trojans |